Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 1 | ; This file checks support for address mode optimization. |
| 2 | |
Karl Schimpf | 2a5324a | 2014-09-25 09:37:49 -0700 | [diff] [blame] | 3 | ; RUN: %p2i -i %s --args -O2 --verbose none \ |
Jim Stichnoth | bca2f65 | 2014-11-01 10:13:54 -0700 | [diff] [blame] | 4 | ; RUN: | llvm-mc -triple=i686-none-nacl -filetype=obj \ |
Jan Voung | dddc306 | 2014-08-29 12:59:02 -0700 | [diff] [blame] | 5 | ; RUN: | llvm-objdump -d --symbolize -x86-asm-syntax=intel - | FileCheck %s |
Jan Voung | 8bcca04 | 2014-10-03 21:58:02 -0700 | [diff] [blame] | 6 | ; RUN: %p2i -i %s --args -O2 -mattr=sse4.1 --verbose none \ |
Jim Stichnoth | bca2f65 | 2014-11-01 10:13:54 -0700 | [diff] [blame] | 7 | ; RUN: | llvm-mc -triple=i686-none-nacl -filetype=obj \ |
Jan Voung | 8bcca04 | 2014-10-03 21:58:02 -0700 | [diff] [blame] | 8 | ; RUN: | llvm-objdump -d --symbolize -x86-asm-syntax=intel - \ |
| 9 | ; RUN: | FileCheck --check-prefix=SSE41 %s |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 10 | |
| 11 | define float @load_arg_plus_200000(float* %arg) { |
| 12 | entry: |
| 13 | %arg.int = ptrtoint float* %arg to i32 |
| 14 | %addr.int = add i32 %arg.int, 200000 |
| 15 | %addr.ptr = inttoptr i32 %addr.int to float* |
| 16 | %addr.load = load float* %addr.ptr, align 4 |
| 17 | ret float %addr.load |
| 18 | ; CHECK-LABEL: load_arg_plus_200000: |
Jan Voung | dddc306 | 2014-08-29 12:59:02 -0700 | [diff] [blame] | 19 | ; CHECK: movss xmm0, dword ptr [eax + 200000] |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 20 | } |
| 21 | |
| 22 | define float @load_200000_plus_arg(float* %arg) { |
| 23 | entry: |
| 24 | %arg.int = ptrtoint float* %arg to i32 |
| 25 | %addr.int = add i32 200000, %arg.int |
| 26 | %addr.ptr = inttoptr i32 %addr.int to float* |
| 27 | %addr.load = load float* %addr.ptr, align 4 |
| 28 | ret float %addr.load |
| 29 | ; CHECK-LABEL: load_200000_plus_arg: |
Jan Voung | dddc306 | 2014-08-29 12:59:02 -0700 | [diff] [blame] | 30 | ; CHECK: movss xmm0, dword ptr [eax + 200000] |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 31 | } |
| 32 | |
| 33 | define float @load_arg_minus_200000(float* %arg) { |
| 34 | entry: |
| 35 | %arg.int = ptrtoint float* %arg to i32 |
| 36 | %addr.int = sub i32 %arg.int, 200000 |
| 37 | %addr.ptr = inttoptr i32 %addr.int to float* |
| 38 | %addr.load = load float* %addr.ptr, align 4 |
| 39 | ret float %addr.load |
| 40 | ; CHECK-LABEL: load_arg_minus_200000: |
Jan Voung | dddc306 | 2014-08-29 12:59:02 -0700 | [diff] [blame] | 41 | ; CHECK: movss xmm0, dword ptr [eax - 200000] |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 42 | } |
| 43 | |
| 44 | define float @load_200000_minus_arg(float* %arg) { |
| 45 | entry: |
| 46 | %arg.int = ptrtoint float* %arg to i32 |
| 47 | %addr.int = sub i32 200000, %arg.int |
| 48 | %addr.ptr = inttoptr i32 %addr.int to float* |
| 49 | %addr.load = load float* %addr.ptr, align 4 |
| 50 | ret float %addr.load |
| 51 | ; CHECK-LABEL: load_200000_minus_arg: |
Jim Stichnoth | ad40353 | 2014-09-25 12:44:17 -0700 | [diff] [blame] | 52 | ; CHECK: movss xmm0, dword ptr [e{{..}}] |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 53 | } |
| 54 | |
Jan Voung | 8bcca04 | 2014-10-03 21:58:02 -0700 | [diff] [blame] | 55 | define <8 x i16> @load_mul_v8i16_mem(<8 x i16> %arg0, i32 %arg1_iptr) { |
| 56 | entry: |
| 57 | %addr_sub = sub i32 %arg1_iptr, 200000 |
| 58 | %addr_ptr = inttoptr i32 %addr_sub to <8 x i16>* |
| 59 | %arg1 = load <8 x i16>* %addr_ptr, align 2 |
| 60 | %res_vec = mul <8 x i16> %arg0, %arg1 |
| 61 | ret <8 x i16> %res_vec |
| 62 | ; CHECK-LABEL: load_mul_v8i16_mem: |
| 63 | ; CHECK: pmullw xmm{{.*}}, xmmword ptr [e{{.*}} - 200000] |
| 64 | } |
| 65 | |
| 66 | define <4 x i32> @load_mul_v4i32_mem(<4 x i32> %arg0, i32 %arg1_iptr) { |
| 67 | entry: |
| 68 | %addr_sub = sub i32 %arg1_iptr, 200000 |
| 69 | %addr_ptr = inttoptr i32 %addr_sub to <4 x i32>* |
| 70 | %arg1 = load <4 x i32>* %addr_ptr, align 4 |
| 71 | %res = mul <4 x i32> %arg0, %arg1 |
| 72 | ret <4 x i32> %res |
| 73 | ; CHECK-LABEL: load_mul_v4i32_mem: |
| 74 | ; CHECK: pmuludq xmm{{.*}}, xmmword ptr [e{{.*}} - 200000] |
| 75 | ; CHECK: pmuludq |
| 76 | ; |
| 77 | ; SSE41-LABEL: load_mul_v4i32_mem: |
| 78 | ; SSE41: pmulld xmm{{.*}}, xmmword ptr [e{{.*}} - 200000] |
| 79 | } |
| 80 | |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 81 | define float @address_mode_opt_chaining(float* %arg) { |
| 82 | entry: |
| 83 | %arg.int = ptrtoint float* %arg to i32 |
| 84 | %addr1.int = add i32 12, %arg.int |
| 85 | %addr2.int = sub i32 %addr1.int, 4 |
| 86 | %addr2.ptr = inttoptr i32 %addr2.int to float* |
| 87 | %addr2.load = load float* %addr2.ptr, align 4 |
| 88 | ret float %addr2.load |
| 89 | ; CHECK-LABEL: address_mode_opt_chaining: |
Jan Voung | dddc306 | 2014-08-29 12:59:02 -0700 | [diff] [blame] | 90 | ; CHECK: movss xmm0, dword ptr [eax + 8] |
Matt Wala | 8835b89 | 2014-08-11 17:46:58 -0700 | [diff] [blame] | 91 | } |
| 92 | |
Jan Voung | bc00463 | 2014-09-16 15:09:10 -0700 | [diff] [blame] | 93 | define float @address_mode_opt_chaining_overflow(float* %arg) { |
| 94 | entry: |
| 95 | %arg.int = ptrtoint float* %arg to i32 |
| 96 | %addr1.int = add i32 2147483640, %arg.int |
| 97 | %addr2.int = add i32 %addr1.int, 2147483643 |
| 98 | %addr2.ptr = inttoptr i32 %addr2.int to float* |
| 99 | %addr2.load = load float* %addr2.ptr, align 4 |
| 100 | ret float %addr2.load |
| 101 | ; CHECK-LABEL: address_mode_opt_chaining_overflow: |
| 102 | ; CHECK: 2147483640 |
| 103 | ; CHECK: movss xmm0, dword ptr [{{.*}} + 2147483643] |
| 104 | } |
| 105 | |
| 106 | define float @address_mode_opt_chaining_overflow_sub(float* %arg) { |
| 107 | entry: |
| 108 | %arg.int = ptrtoint float* %arg to i32 |
| 109 | %addr1.int = sub i32 %arg.int, 2147483640 |
| 110 | %addr2.int = sub i32 %addr1.int, 2147483643 |
| 111 | %addr2.ptr = inttoptr i32 %addr2.int to float* |
| 112 | %addr2.load = load float* %addr2.ptr, align 4 |
| 113 | ret float %addr2.load |
| 114 | ; CHECK-LABEL: address_mode_opt_chaining_overflow_sub: |
| 115 | ; CHECK: 2147483640 |
| 116 | ; CHECK: movss xmm0, dword ptr [{{.*}} - 2147483643] |
| 117 | } |
| 118 | |
| 119 | define float @address_mode_opt_chaining_no_overflow(float* %arg) { |
| 120 | entry: |
| 121 | %arg.int = ptrtoint float* %arg to i32 |
| 122 | %addr1.int = sub i32 %arg.int, 2147483640 |
| 123 | %addr2.int = add i32 %addr1.int, 2147483643 |
| 124 | %addr2.ptr = inttoptr i32 %addr2.int to float* |
| 125 | %addr2.load = load float* %addr2.ptr, align 4 |
| 126 | ret float %addr2.load |
| 127 | ; CHECK-LABEL: address_mode_opt_chaining_no_overflow: |
| 128 | ; CHECK: movss xmm0, dword ptr [{{.*}} + 3] |
| 129 | } |
| 130 | |
| 131 | define float @address_mode_opt_add_pos_min_int(float* %arg) { |
| 132 | entry: |
| 133 | %arg.int = ptrtoint float* %arg to i32 |
| 134 | %addr1.int = add i32 %arg.int, 2147483648 |
| 135 | %addr1.ptr = inttoptr i32 %addr1.int to float* |
| 136 | %addr1.load = load float* %addr1.ptr, align 4 |
| 137 | ret float %addr1.load |
| 138 | ; CHECK-LABEL: address_mode_opt_add_pos_min_int: |
| 139 | ; CHECK: movss xmm0, dword ptr [{{.*}} - 2147483648] |
| 140 | } |
| 141 | |
| 142 | define float @address_mode_opt_sub_min_int(float* %arg) { |
| 143 | entry: |
| 144 | %arg.int = ptrtoint float* %arg to i32 |
| 145 | %addr1.int = sub i32 %arg.int, 2147483648 |
| 146 | %addr1.ptr = inttoptr i32 %addr1.int to float* |
| 147 | %addr1.load = load float* %addr1.ptr, align 4 |
| 148 | ret float %addr1.load |
| 149 | ; CHECK-LABEL: address_mode_opt_sub_min_int: |
| 150 | ; CHECK: movss xmm0, dword ptr [{{.*}} - 2147483648] |
| 151 | } |