blob: 96b1e89b0df097cef35a84c004b74032f61bb894 [file] [log] [blame]
John Bauman89401822014-05-06 15:04:28 -04001//===-- ARMTargetMachine.cpp - Define TargetMachine for ARM ---------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13#include "ARMTargetMachine.h"
John Bauman19bac1e2014-05-06 15:23:49 -040014#include "ARMFrameLowering.h"
John Bauman89401822014-05-06 15:04:28 -040015#include "ARM.h"
16#include "llvm/PassManager.h"
17#include "llvm/CodeGen/Passes.h"
John Bauman19bac1e2014-05-06 15:23:49 -040018#include "llvm/MC/MCAsmInfo.h"
19#include "llvm/Support/CommandLine.h"
John Bauman89401822014-05-06 15:04:28 -040020#include "llvm/Support/FormattedStream.h"
John Bauman19bac1e2014-05-06 15:23:49 -040021#include "llvm/Support/TargetRegistry.h"
John Bauman89401822014-05-06 15:04:28 -040022#include "llvm/Target/TargetOptions.h"
John Bauman89401822014-05-06 15:04:28 -040023using namespace llvm;
24
John Bauman19bac1e2014-05-06 15:23:49 -040025static cl::opt<bool>
26EnableGlobalMerge("global-merge", cl::Hidden,
27 cl::desc("Enable global merge pass"),
28 cl::init(true));
John Bauman89401822014-05-06 15:04:28 -040029
30extern "C" void LLVMInitializeARMTarget() {
31 // Register the target.
32 RegisterTargetMachine<ARMTargetMachine> X(TheARMTarget);
33 RegisterTargetMachine<ThumbTargetMachine> Y(TheThumbTarget);
John Bauman89401822014-05-06 15:04:28 -040034}
35
36/// TargetMachine ctor - Create an ARM architecture model.
37///
John Bauman19bac1e2014-05-06 15:23:49 -040038ARMBaseTargetMachine::ARMBaseTargetMachine(const Target &T, StringRef TT,
39 StringRef CPU, StringRef FS,
40 Reloc::Model RM, CodeModel::Model CM)
41 : LLVMTargetMachine(T, TT, CPU, FS, RM, CM),
42 Subtarget(TT, CPU, FS),
John Bauman89401822014-05-06 15:04:28 -040043 JITInfo(),
44 InstrItins(Subtarget.getInstrItineraryData()) {
John Bauman19bac1e2014-05-06 15:23:49 -040045 // Default to soft float ABI
46 if (FloatABIType == FloatABI::Default)
47 FloatABIType = FloatABI::Soft;
John Bauman89401822014-05-06 15:04:28 -040048}
49
John Bauman19bac1e2014-05-06 15:23:49 -040050ARMTargetMachine::ARMTargetMachine(const Target &T, StringRef TT,
51 StringRef CPU, StringRef FS,
52 Reloc::Model RM, CodeModel::Model CM)
53 : ARMBaseTargetMachine(T, TT, CPU, FS, RM, CM), InstrInfo(Subtarget),
John Bauman89401822014-05-06 15:04:28 -040054 DataLayout(Subtarget.isAPCS_ABI() ?
John Bauman19bac1e2014-05-06 15:23:49 -040055 std::string("e-p:32:32-f64:32:64-i64:32:64-"
56 "v128:32:128-v64:32:64-n32-S32") :
57 Subtarget.isAAPCS_ABI() ?
John Bauman89401822014-05-06 15:04:28 -040058 std::string("e-p:32:32-f64:64:64-i64:64:64-"
John Bauman19bac1e2014-05-06 15:23:49 -040059 "v128:64:128-v64:64:64-n32-S64") :
60 std::string("e-p:32:32-f64:64:64-i64:64:64-"
61 "v128:64:128-v64:64:64-n32-S32")),
62 ELFWriterInfo(*this),
John Bauman89401822014-05-06 15:04:28 -040063 TLInfo(*this),
John Bauman19bac1e2014-05-06 15:23:49 -040064 TSInfo(*this),
65 FrameLowering(Subtarget) {
66 if (!Subtarget.hasARMOps())
67 report_fatal_error("CPU: '" + Subtarget.getCPUString() + "' does not "
68 "support ARM mode execution!");
John Bauman89401822014-05-06 15:04:28 -040069}
70
John Bauman19bac1e2014-05-06 15:23:49 -040071ThumbTargetMachine::ThumbTargetMachine(const Target &T, StringRef TT,
72 StringRef CPU, StringRef FS,
73 Reloc::Model RM, CodeModel::Model CM)
74 : ARMBaseTargetMachine(T, TT, CPU, FS, RM, CM),
John Bauman89401822014-05-06 15:04:28 -040075 InstrInfo(Subtarget.hasThumb2()
76 ? ((ARMBaseInstrInfo*)new Thumb2InstrInfo(Subtarget))
77 : ((ARMBaseInstrInfo*)new Thumb1InstrInfo(Subtarget))),
78 DataLayout(Subtarget.isAPCS_ABI() ?
John Bauman19bac1e2014-05-06 15:23:49 -040079 std::string("e-p:32:32-f64:32:64-i64:32:64-"
John Bauman89401822014-05-06 15:04:28 -040080 "i16:16:32-i8:8:32-i1:8:32-"
John Bauman19bac1e2014-05-06 15:23:49 -040081 "v128:32:128-v64:32:64-a:0:32-n32-S32") :
82 Subtarget.isAAPCS_ABI() ?
John Bauman89401822014-05-06 15:04:28 -040083 std::string("e-p:32:32-f64:64:64-i64:64:64-"
84 "i16:16:32-i8:8:32-i1:8:32-"
John Bauman19bac1e2014-05-06 15:23:49 -040085 "v128:64:128-v64:64:64-a:0:32-n32-S64") :
86 std::string("e-p:32:32-f64:64:64-i64:64:64-"
87 "i16:16:32-i8:8:32-i1:8:32-"
88 "v128:64:128-v64:64:64-a:0:32-n32-S32")),
89 ELFWriterInfo(*this),
John Bauman89401822014-05-06 15:04:28 -040090 TLInfo(*this),
John Bauman19bac1e2014-05-06 15:23:49 -040091 TSInfo(*this),
92 FrameLowering(Subtarget.hasThumb2()
93 ? new ARMFrameLowering(Subtarget)
94 : (ARMFrameLowering*)new Thumb1FrameLowering(Subtarget)) {
John Bauman89401822014-05-06 15:04:28 -040095}
96
John Bauman89401822014-05-06 15:04:28 -040097bool ARMBaseTargetMachine::addPreISel(PassManagerBase &PM,
98 CodeGenOpt::Level OptLevel) {
John Bauman19bac1e2014-05-06 15:23:49 -040099 if (OptLevel != CodeGenOpt::None && EnableGlobalMerge)
John Bauman89401822014-05-06 15:04:28 -0400100 PM.add(createARMGlobalMergePass(getTargetLowering()));
101
102 return false;
103}
104
105bool ARMBaseTargetMachine::addInstSelector(PassManagerBase &PM,
106 CodeGenOpt::Level OptLevel) {
107 PM.add(createARMISelDag(*this, OptLevel));
108 return false;
109}
110
111bool ARMBaseTargetMachine::addPreRegAlloc(PassManagerBase &PM,
112 CodeGenOpt::Level OptLevel) {
John Bauman89401822014-05-06 15:04:28 -0400113 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
114 if (OptLevel != CodeGenOpt::None && !Subtarget.isThumb1Only())
115 PM.add(createARMLoadStoreOptimizationPass(true));
John Bauman19bac1e2014-05-06 15:23:49 -0400116 if (OptLevel != CodeGenOpt::None && Subtarget.isCortexA9())
117 PM.add(createMLxExpansionPass());
John Bauman89401822014-05-06 15:04:28 -0400118 return true;
119}
120
121bool ARMBaseTargetMachine::addPreSched2(PassManagerBase &PM,
122 CodeGenOpt::Level OptLevel) {
123 // FIXME: temporarily disabling load / store optimization pass for Thumb1.
124 if (OptLevel != CodeGenOpt::None) {
125 if (!Subtarget.isThumb1Only())
126 PM.add(createARMLoadStoreOptimizationPass());
127 if (Subtarget.hasNEON())
John Bauman19bac1e2014-05-06 15:23:49 -0400128 PM.add(createExecutionDependencyFixPass(&ARM::DPRRegClass));
John Bauman89401822014-05-06 15:04:28 -0400129 }
130
131 // Expand some pseudo instructions into multiple instructions to allow
132 // proper scheduling.
133 PM.add(createARMExpandPseudoPass());
134
135 if (OptLevel != CodeGenOpt::None) {
136 if (!Subtarget.isThumb1Only())
137 PM.add(createIfConverterPass());
138 }
139 if (Subtarget.isThumb2())
140 PM.add(createThumb2ITBlockPass());
141
142 return true;
143}
144
145bool ARMBaseTargetMachine::addPreEmitPass(PassManagerBase &PM,
146 CodeGenOpt::Level OptLevel) {
147 if (Subtarget.isThumb2() && !Subtarget.prefers32BitThumb())
148 PM.add(createThumb2SizeReductionPass());
149
150 PM.add(createARMConstantIslandPass());
151 return true;
152}
153
154bool ARMBaseTargetMachine::addCodeEmitter(PassManagerBase &PM,
155 CodeGenOpt::Level OptLevel,
156 JITCodeEmitter &JCE) {
John Bauman89401822014-05-06 15:04:28 -0400157 // Machine code emitter pass for ARM.
158 PM.add(createARMJITCodeEmitterPass(*this, JCE));
159 return false;
160}