| //===-- VEISelDAGToDAG.cpp - A dag to dag inst selector for VE ------------===// |
| // |
| // Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions. |
| // See https://llvm.org/LICENSE.txt for license information. |
| // SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception |
| // |
| //===----------------------------------------------------------------------===// |
| // |
| // This file defines an instruction selector for the VE target. |
| // |
| //===----------------------------------------------------------------------===// |
| |
| #include "VETargetMachine.h" |
| #include "llvm/CodeGen/MachineRegisterInfo.h" |
| #include "llvm/CodeGen/SelectionDAGISel.h" |
| #include "llvm/IR/Intrinsics.h" |
| #include "llvm/Support/Debug.h" |
| #include "llvm/Support/ErrorHandling.h" |
| #include "llvm/Support/raw_ostream.h" |
| using namespace llvm; |
| |
| //===----------------------------------------------------------------------===// |
| // Instruction Selector Implementation |
| //===----------------------------------------------------------------------===// |
| |
| //===--------------------------------------------------------------------===// |
| /// VEDAGToDAGISel - VE specific code to select VE machine |
| /// instructions for SelectionDAG operations. |
| /// |
| namespace { |
| class VEDAGToDAGISel : public SelectionDAGISel { |
| /// Subtarget - Keep a pointer to the VE Subtarget around so that we can |
| /// make the right decision when generating code for different targets. |
| const VESubtarget *Subtarget; |
| |
| public: |
| explicit VEDAGToDAGISel(VETargetMachine &tm) : SelectionDAGISel(tm) {} |
| |
| bool runOnMachineFunction(MachineFunction &MF) override { |
| Subtarget = &MF.getSubtarget<VESubtarget>(); |
| return SelectionDAGISel::runOnMachineFunction(MF); |
| } |
| |
| void Select(SDNode *N) override; |
| |
| StringRef getPassName() const override { |
| return "VE DAG->DAG Pattern Instruction Selection"; |
| } |
| |
| // Include the pieces autogenerated from the target description. |
| #include "VEGenDAGISel.inc" |
| }; |
| } // end anonymous namespace |
| |
| void VEDAGToDAGISel::Select(SDNode *N) { |
| SDLoc dl(N); |
| if (N->isMachineOpcode()) { |
| N->setNodeId(-1); |
| return; // Already selected. |
| } |
| |
| SelectCode(N); |
| } |
| |
| /// createVEISelDag - This pass converts a legalized DAG into a |
| /// VE-specific DAG, ready for instruction scheduling. |
| /// |
| FunctionPass *llvm::createVEISelDag(VETargetMachine &TM) { |
| return new VEDAGToDAGISel(TM); |
| } |