| ; RUN: llc -mtriple=x86_64-unknown-unknown < %s | FileCheck %s |
| ; RUN: llc -mtriple=x86_64-unknown-unknown -O0 < %s | FileCheck %s -check-prefix=CHECK0 |
| |
| %struct.interrupt_frame = type { i64, i64, i64, i64, i64 } |
| |
| @llvm.used = appending global [4 x i8*] [i8* bitcast (void (%struct.interrupt_frame*)* @test_isr_no_ecode to i8*), i8* bitcast (void (%struct.interrupt_frame*, i64)* @test_isr_ecode to i8*), i8* bitcast (void (%struct.interrupt_frame*, i64)* @test_isr_clobbers to i8*), i8* bitcast (void (%struct.interrupt_frame*)* @test_isr_x87 to i8*)], section "llvm.metadata" |
| |
| ; Spills rax, putting original esp at +8. |
| ; No stack adjustment if declared with no error code |
| define x86_intrcc void @test_isr_no_ecode(%struct.interrupt_frame* %frame) { |
| ; CHECK-LABEL: test_isr_no_ecode: |
| ; CHECK: pushq %rax |
| ; CHECK: movq 24(%rsp), %rax |
| ; CHECK: popq %rax |
| ; CHECK: iretq |
| ; CHECK0-LABEL: test_isr_no_ecode: |
| ; CHECK0: pushq %rax |
| ; CHECK0: leaq 8(%rsp), %rax |
| ; CHECK0: movq 16(%rax), %rax |
| ; CHECK0: popq %rax |
| ; CHECK0: iretq |
| %pflags = getelementptr inbounds %struct.interrupt_frame, %struct.interrupt_frame* %frame, i32 0, i32 2 |
| %flags = load i64, i64* %pflags, align 4 |
| call void asm sideeffect "", "r"(i64 %flags) |
| ret void |
| } |
| |
| ; Spills rax and rcx, putting original rsp at +16. Stack is adjusted up another 8 bytes |
| ; before return, popping the error code. |
| define x86_intrcc void @test_isr_ecode(%struct.interrupt_frame* %frame, i64 %ecode) { |
| ; CHECK-LABEL: test_isr_ecode |
| ; CHECK: pushq %rax |
| ; CHECK: pushq %rax |
| ; CHECK: pushq %rcx |
| ; CHECK: movq 24(%rsp), %rax |
| ; CHECK: movq 48(%rsp), %rcx |
| ; CHECK: popq %rcx |
| ; CHECK: popq %rax |
| ; CHECK: addq $16, %rsp |
| ; CHECK: iretq |
| ; CHECK0-LABEL: test_isr_ecode |
| ; CHECK0: pushq %rax |
| ; CHECK0: pushq %rax |
| ; CHECK0: pushq %rcx |
| ; CHECK0: movq 24(%rsp), %rax |
| ; CHECK0: leaq 32(%rsp), %rcx |
| ; CHECK0: movq 16(%rcx), %rcx |
| ; CHECK0: popq %rcx |
| ; CHECK0: popq %rax |
| ; CHECK0: addq $16, %rsp |
| ; CHECK0: iretq |
| %pflags = getelementptr inbounds %struct.interrupt_frame, %struct.interrupt_frame* %frame, i32 0, i32 2 |
| %flags = load i64, i64* %pflags, align 4 |
| call void asm sideeffect "", "r,r"(i64 %flags, i64 %ecode) |
| ret void |
| } |
| |
| ; All clobbered registers must be saved |
| define x86_intrcc void @test_isr_clobbers(%struct.interrupt_frame* %frame, i64 %ecode) { |
| call void asm sideeffect "", "~{rax},~{rbx},~{rbp},~{r11},~{xmm0}"() |
| ; CHECK-LABEL: test_isr_clobbers |
| |
| ; CHECK: pushq %rax |
| ; CHECK: pushq %rbp |
| ; CHECK: pushq %r11 |
| ; CHECK: pushq %rbx |
| ; CHECK: movaps %xmm0 |
| ; CHECK: movaps {{.*}}, %xmm0 |
| ; CHECK: popq %rbx |
| ; CHECK: popq %r11 |
| ; CHECK: popq %rbp |
| ; CHECK: popq %rax |
| ; CHECK: addq $16, %rsp |
| ; CHECK: iretq |
| ; CHECK0-LABEL: test_isr_clobbers |
| |
| ; CHECK0: pushq %rax |
| ; CHECK0: pushq %rbp |
| ; CHECK0: pushq %r11 |
| ; CHECK0: pushq %rbx |
| ; CHECK0: movaps %xmm0 |
| ; CHECK0: movaps {{.*}}, %xmm0 |
| ; CHECK0: popq %rbx |
| ; CHECK0: popq %r11 |
| ; CHECK0: popq %rbp |
| ; CHECK0: popq %rax |
| ; CHECK0: addq $16, %rsp |
| ; CHECK0: iretq |
| ret void |
| } |
| |
| @f80 = common global x86_fp80 0xK00000000000000000000, align 4 |
| |
| ; Test that the presence of x87 does not crash the FP stackifier |
| define x86_intrcc void @test_isr_x87(%struct.interrupt_frame* %frame) { |
| ; CHECK-LABEL: test_isr_x87 |
| ; CHECK-DAG: fldt f80 |
| ; CHECK-DAG: fld1 |
| ; CHECK: faddp |
| ; CHECK-NEXT: fstpt f80 |
| ; CHECK-NEXT: iretq |
| entry: |
| %ld = load x86_fp80, x86_fp80* @f80, align 4 |
| %add = fadd x86_fp80 %ld, 0xK3FFF8000000000000000 |
| store x86_fp80 %add, x86_fp80* @f80, align 4 |
| ret void |
| } |