| //===-- ARMMCInstLower.cpp - Convert ARM MachineInstr to an MCInst --------===// |
| // |
| // The LLVM Compiler Infrastructure |
| // |
| // This file is distributed under the University of Illinois Open Source |
| // License. See LICENSE.TXT for details. |
| // |
| //===----------------------------------------------------------------------===// |
| // |
| // This file contains code to lower ARM MachineInstrs to their corresponding |
| // MCInst records. |
| // |
| //===----------------------------------------------------------------------===// |
| |
| #include "ARM.h" |
| #include "ARMAsmPrinter.h" |
| #include "MCTargetDesc/ARMMCExpr.h" |
| #include "llvm/Constants.h" |
| #include "llvm/CodeGen/MachineBasicBlock.h" |
| #include "llvm/MC/MCExpr.h" |
| #include "llvm/MC/MCInst.h" |
| #include "llvm/Target/Mangler.h" |
| using namespace llvm; |
| |
| |
| MCOperand ARMAsmPrinter::GetSymbolRef(const MachineOperand &MO, |
| const MCSymbol *Symbol) { |
| const MCExpr *Expr; |
| switch (MO.getTargetFlags()) { |
| default: { |
| Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_None, |
| OutContext); |
| switch (MO.getTargetFlags()) { |
| default: |
| assert(0 && "Unknown target flag on symbol operand"); |
| case 0: |
| break; |
| case ARMII::MO_LO16: |
| Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_None, |
| OutContext); |
| Expr = ARMMCExpr::CreateLower16(Expr, OutContext); |
| break; |
| case ARMII::MO_HI16: |
| Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_None, |
| OutContext); |
| Expr = ARMMCExpr::CreateUpper16(Expr, OutContext); |
| break; |
| } |
| break; |
| } |
| |
| case ARMII::MO_PLT: |
| Expr = MCSymbolRefExpr::Create(Symbol, MCSymbolRefExpr::VK_ARM_PLT, |
| OutContext); |
| break; |
| } |
| |
| if (!MO.isJTI() && MO.getOffset()) |
| Expr = MCBinaryExpr::CreateAdd(Expr, |
| MCConstantExpr::Create(MO.getOffset(), |
| OutContext), |
| OutContext); |
| return MCOperand::CreateExpr(Expr); |
| |
| } |
| |
| bool ARMAsmPrinter::lowerOperand(const MachineOperand &MO, |
| MCOperand &MCOp) { |
| switch (MO.getType()) { |
| default: |
| assert(0 && "unknown operand type"); |
| return false; |
| case MachineOperand::MO_Register: |
| // Ignore all non-CPSR implicit register operands. |
| if (MO.isImplicit() && MO.getReg() != ARM::CPSR) |
| return false; |
| assert(!MO.getSubReg() && "Subregs should be eliminated!"); |
| MCOp = MCOperand::CreateReg(MO.getReg()); |
| break; |
| case MachineOperand::MO_Immediate: |
| MCOp = MCOperand::CreateImm(MO.getImm()); |
| break; |
| case MachineOperand::MO_MachineBasicBlock: |
| MCOp = MCOperand::CreateExpr(MCSymbolRefExpr::Create( |
| MO.getMBB()->getSymbol(), OutContext)); |
| break; |
| case MachineOperand::MO_GlobalAddress: |
| MCOp = GetSymbolRef(MO, Mang->getSymbol(MO.getGlobal())); |
| break; |
| case MachineOperand::MO_ExternalSymbol: |
| MCOp = GetSymbolRef(MO, |
| GetExternalSymbolSymbol(MO.getSymbolName())); |
| break; |
| case MachineOperand::MO_JumpTableIndex: |
| MCOp = GetSymbolRef(MO, GetJTISymbol(MO.getIndex())); |
| break; |
| case MachineOperand::MO_ConstantPoolIndex: |
| MCOp = GetSymbolRef(MO, GetCPISymbol(MO.getIndex())); |
| break; |
| case MachineOperand::MO_BlockAddress: |
| MCOp = GetSymbolRef(MO, GetBlockAddressSymbol(MO.getBlockAddress())); |
| break; |
| case MachineOperand::MO_FPImmediate: { |
| APFloat Val = MO.getFPImm()->getValueAPF(); |
| bool ignored; |
| Val.convert(APFloat::IEEEdouble, APFloat::rmTowardZero, &ignored); |
| MCOp = MCOperand::CreateFPImm(Val.convertToDouble()); |
| break; |
| } |
| } |
| return true; |
| } |
| |
| void llvm::LowerARMMachineInstrToMCInst(const MachineInstr *MI, MCInst &OutMI, |
| ARMAsmPrinter &AP) { |
| OutMI.setOpcode(MI->getOpcode()); |
| |
| for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) { |
| const MachineOperand &MO = MI->getOperand(i); |
| |
| MCOperand MCOp; |
| if (AP.lowerOperand(MO, MCOp)) |
| OutMI.addOperand(MCOp); |
| } |
| } |